# **CSU22022 Computer Architecture I**

Twentieth Lecture - Instruction Set and Memory

Michael Manzke 2023-2024

Trinity College Dublin

#### **Basic Computer Architecture**

- Computers consist of:
  - Datapath
  - Control unit
- It is designed to implement a particular instruction set
- The individual instructions are the engineering equivalent of the mathematician's:

• 
$$Z = f(x, y)$$

f

Z

X, y

OPCODE DESTINATION

**OPERANDS** 

## **Opcode** – **Destination** - **Operands**

- OPCODE
  - Selects the function
- DESTINATION
  - Is nearly always a datapath register
- OPERANDS
  - Usually come from datapath register

#### **Instruction Format Examples**



**Figure 1:** How we use DR, SA, and SB "payload" is determined by the selected ASM in the control memory. The opcode selects the ASM.

#### **Register Instruction**



**Figure 2:** The RW signal determines whether we use the DR, SA, and SB signals to select registers.

#### **Immediate Instruction**



**Figure 3:** MB signal determines whether we use SB as an immediate value or use SB to select a source register for the B port of the regsiter file.

#### **Jump and Branch Instruction**



**Figure 4:** The PL signal determines if we use use DR and SB as a 2's complement number that could be added to the program Counter (PC).

## Random Access Memory (RAM) Implementation

```
1 library IEEE;
2 use IEEE.STD_LOGIC_1164.ALL;
3 use IEEE.NUMERIC_STD.ALL;
4
  entity CPU_RAM_XXXXXXXX is
      Port ( Clock : in STD_LOGIC;
6
              Address: in STD_LOGIC_VECTOR (31 downto 0);
7
              DataIn : in STD LOGIC VECTOR (31 downto 0):
8
9
              WriteEnable : in STD_LOGIC;
              DataOut : out STD_LOGIC_VECTOR (31 downto 0));
10
  end CPU_RAM_XXXXXXXX;
12
13 architecture Behavioral of CPU RAM XXXXXXXX is
14
15 -- we use the least significant 7 bit of the address
16 type RAM_array is array(0 to 127) of STD_LOGIC_VECTOR (31
      downto 0):
```

Listing 1: CPU\_RAM\_XXXXXXXX entity

## Random Access Memory (RAM) Implementation

```
1 signal RAM : RAM_array:=(
2 X"00000000", -- 00
3 X"0000001",-- 01
4 X"00000002",-- 02
5 X"00000003",-- 03
6 -- Machine code
7 -- example studentID 87654321
8 -- your machine code starts at digit 3 of your ID = 4
9 -- Opcode = digit 3 = 4
10 -- DR = digit 2 = 3
11 -- SA = digit 1 = 2
12 -- SB = digit 0 = 1
13 -- Opcode DR SA SB
"0000000000000101"&"00100"&"00011"&"00010",-- 05
15
   "0000000000000110"&"00101"&"00100"&"00011",-- 06
16
   "000000000000111"&"00110"&"00101"&"00100",-- 07
17
    "0000000000000000000"&"00111"&"00110"&"00101",-- 08
18
```

Listing 2: Initialisation of the RAM\_array with data and instructions.  $_{9/15}$ 

## Random Access Memory (RAM) Implementation

```
1 X"0000007F" -- 7F
2);
3 begin
4 process (Clock)
5 begin
     if Clock'event and Clock='1' then
6
       if WriteEnable='1' then
         RAM(to_integer(unsigned(Address(6 downto 0)))) <=
8
      DataIn after 2ns;
9
      end if:
10
     end if;
  end process;
  DataOut <= RAM(to_integer(unsigned(Address(6 downto 0))))
      after 2ns:
14
15 end Behavioral;
```

Listing 3: Initialisation continous to address  $7F_{16}or127_{10}$ . We only use 7 of the 32 address bits.

### Transfer data from the RAM to the Register File



Figure 5: Load operation

### Transfer data from the Register File to the RAM



Figure 6: Store operation

## **Instruction Fetch** $IR \leftarrow M[PC]$



**Figure 7:** PC points into the RAM to the next to be executed instruction.

## Program Counter (PC) Implementation



**Figure 8:** PC points into the RAM to the next to be executed instruction. If we execute an Instruction Fetch (IL) operation, will also execute a PC increment (PI) operation. See Figure 8.

#### Instructions in the RAM

```
1 -- Machine code
2 -- example studentID 87654321
3 -- your machine code starts at digit 3 of your ID = 4
4 -- Opcode = digit 3 = 4
5 -- DR = digit 2 = 3
6 -- SA = digit 1 = 2
7 -- SB = digit 0 = 1
         Opcode DR
                             SA
   "00000000000000000100"&"00011"&"00010"&"00001",-- 04
9
   "0000000000000101"&"00100"&"00011"&"00010",-- 05
   "0000000000000110"&"00101"&"00100"&"00011",-- 06
11
   "000000000000111"&"00110"&"00101"&"00100",-- 07
12
   13
```

Listing 4: Initialisation of the RAM\_array with instructions. Memory addresses  $04_{16}$  to  $08_{16}$ . If the PC points to the instruction at address  $05_{16}$  we will transfer that instruction into the Instruction Register IR and increment the PC. Therefore the PC will point to the next instruction at address  $06_{16}$ .